User Tools

Site Tools


ffc:locking_electronics:rpm-100

Differences

This shows you the differences between two versions of the page.

Link to this comparison view

Both sides previous revisionPrevious revision
ffc:locking_electronics:rpm-100 [2022/09/27 20:42] – external edit 127.0.0.1ffc:locking_electronics:rpm-100 [Unknown date] (current) – removed - external edit (Unknown date) 127.0.0.1
Line 1: Line 1:
-=====SLICE-FPGA-II Manual===== 
-<imgcaption stage_photo|The SLICE-FPGA-II>{{ :ffc:locking_electronics:rpm-100_stage_photo.jpg?300|}}</imgcaption> 
- 
-Model No. SLICE-FPGA-II\\ 
-Document Last Updated on ~~LASTMOD~~ 
- 
- 
- 
-Please read [[:limited_warranty|Limited Warranty]] and [[:warnings_cautions|General Warnings and Cautions]] prior to operating the SLICE-FPGA-II. 
- 
-=====Links===== 
-Click here for the [[http://www.vescent.com/manuals/doku.php?id=manuals|Main Manuals Page]].\\ 
-Click here for the [[ffc:100|FFC-100 Quick Start Guide]].\\ 
-Click here for the [[ffc:100m|FFC-100 Fiber Frequency Comb Manual]] 
-Click here for the [[ffc:100:API|FFC-100 API]].\\ 
-Click here for the  [[https://sourceforge.net/projects/winpython/|latest version of WinPython]]\\ 
- 
-=====Description===== 
-The SLICE-FPGA-II is an FPGA based locking instrument for use with the FFC-100. Using the included software, the Carrier Envelope Offset and Optical frequencies of the FFC-100 can be locked with ease! 
- 
-===== List of Warning Symbols ===== 
-<WRAP center round box 60%> 
-| {{ :warning-sign.png?100&nolink }}    | Warning.  Pay special attention to procedures and notes.  If procedure is not followed carefully, damage to the FFC-100 or devices connected to it may occur.  | 
-| {{ :electric_shock.png?100&nolink }}  | Potential for electrical shock hazard.                                                                                                                           | 
- 
-</WRAP> 
- 
- 
-{{ ffc:ffc-100_class_iiib.png?350 }} 
- 
- 
-===== Absolute Maximum Ratings and Power Input ===== 
-Note: All modules designed to be operated in a laboratory environment. 
- 
-<WRAP center round box 60%><tabcaption abs_max_rat |Absolute Maximum Ratings> 
-| **Parameter** | **Rating** | 
-| Environmental Temperature | >15°C and <30°C| 
-| Environmental Humidity | <60% |  
-| Environmental Dew Points | <15°C | 
-| Maximum AC Line Input Current | 2 A | 
-</tabcaption></WRAP> 
- 
-===== Notice ===== 
-| {{ :warning-sign.png?100&nolink }} |Do not block the airflow vents on the side of the chassis or the fan inputs & outputs on either the FFC-100 or the SLICE-FPGA. | 
-|:::| If this instrument is used in a manner not specified by the manufacturer in this manual or other relevant literature, protection provided by the instrument may be impaired. | 
-|:::| Successful implementation of the SLICE-FPGA-II depends critically on the design of the whole system: FFC-100, phase locking electronics, and any references to which the FFC-100 is locked or //vice versa//. | 
- 
-=====Specifications===== 
-<WRAP center round box 60%><tabcaption specs|Specifications of SLICE-FPGA-II Inputs and Outputs> 
-|  **Inputs**   ||||  
-|||||                                                                                                                                                              
-^  Parameter  ^^  Value  ^^                                                                                                                                                                                                                                                                                                                                                                                                                                           
-| f<sub>OPT</sub> || -30 ~ 10dBm|| 
-| f<sub>CEO</sub> || -30 ~ 10dBm|| 
-| External Clock Input || 0dBm ((Do not exceed +10dBm for the protection of the device))|| 
- 
-| **Outputs** ||                                                                                                                                                                                                                                                                                                              
-^  Parameter  ^ Value ^  
-|  Current Out  |  ±10V  |  
-|  PZT Out      | 0V-5V | 
-|   Analog Slow Servo    | ±10V | 
-|   10MHz Out    | +3V TTL ((at 10MHz)) |  
-|||            
-</tabcaption></WRAP> 
- 
-=====Front Panel===== 
-<imgcaption front_panel|Front Panel of the SLICE-FPGA-II>{{ :ffc:locking_electronics:front_panel_markup.png?600 |}}</imgcaption> 
- 
-  -f<sub>CEO</sub> input signal SMA 
-  -f<sub>OPT</sub> input signal SMA 
-  -Current output for modulating pump diode on the FFC-100 
-  -PZT modulation output 
-  -Output for feeding an external reference clock, which can improve 10MHz timing on onboard oscillator. Use requires specifying input frequency in the settings menu. 
- 
- 
-=====Back Panel===== 
-<imgcaption back_panel|Back Panel of the SLICE-FPGA-II>{{ :ffc:locking_electronics:back_panel_markup.png?600 |}}</imgcaption> 
- 
-  -AC power entry module and fuse 
-  -Currently Unused Extension port 
-  -Reference Clock signal (+3V 10MHz) for clocking external equipment 
-  -Analog Slow Servo control voltage (±10V) 
-  -Ethernet port for communication with a computer 
- 
-=====Software Setup===== 
-  * Open the “WinPython-64bit-3.6.1.0Qt5” folder after installing WinPython, and launch the Spyder application within this folder. 
-  * Open the “digital_servo_python_gui_RPM100” folder and locate the GUI control file named “XEM_GUI3.py”.  
-  * Drag and drop the file into Spyder, and run the script to launch the GUI. 
-  * A start-up menu should appear (figure ??). Check that the software can recognize the ethernet connection to the module. If the module is recognized, the device name and IP address will appear next to “Connected FPGAs”. If the device is not initially found, click “Broadcast discovery packet” to search for the device. Ensure “Push default values to Red Pitaya” is selected and press OK. 
- 
-{{ :ffc:locking_electronics:start_window_marked.png?600 |}} 
- 
-  * Navigate to the “Settings” tab and select the appropriate clock signal to be used. If using an external clock, type the frequency (in Hz) of your reference signal. 
- 
-{{ :ffc:locking_electronics:settings_marked.png?600 |}} 
- 
-=====FPGA Control===== 
- 
-The SLICE-FPGA-II FPGA Controller can be used to phase lock ƒ<sub>CEO</sub> to a reference and ƒ<sub>OPT</sub> to a reference laser such as the Rio Planex. 
-If you have not already done so, install WinPython for controlling the SLICE-FPGA-II. 
- 
-<imgcaption diagramp|System Level Diagram of the SLICE-FPGA-II Connected to an FFC-100>{{ :ffc:locking_electronics:red_pitaya_locked_comb_schematic.png?600 |}}</imgcaption> 
- 
-Locking f<sub>opt</sub> requires a reference CW laser and heterodyne setup (such as a 50:50 beam splitter and DWDM filter). The stability of the lock will depend on the reference laser used. All performance data is collected with a Rio Planex laser. 
- 
- 
- 
- 
-==== Locking ƒ(CEO) ==== 
-  - Navigate to the “CEO Lock” tab and adjust the “Offset DAC 0” slider near the top left by clicking and dragging the slider until the the data in the Baseband IQ plot is circular and the beat note is visibly centered under the middle red filter arch (<imgref ceo_bbiq>). It is also possible to adjust the FFC-100 oscillator current on its front panel to make this adjustment.\\ <imgcaption ceo_bbiq|Centering ƒ(CEO) on reference frequency (Baseband IQ optimization)>{{ :ffc:locking_electronics:fceo_2_centered.png?800 |}}</imgcaption>\\   
-  - Press the “Lock” button (<imgref ceo_lock>, top middle). If the system doesn’t lock, change the VCO sign to the opposite polarity (top right) and try again. If the system still won't lock, try lowering the K<sub>p</sub> value (bottom left).\\ <imgcaption ceo_lock|Locking ƒ(CEO)>{{ :ffc:locking_electronics:fceo_3_locked.png?800 |}}</imgcaption>\\ 
- 
- 
-====Locking ƒ(opt)==== 
-  - Navigate to the “Optical Lock” window.  Center the beat note near the reference frequency: adjust the “Offset DAC 1” slider (or your reference laser frequency) until you see a circular Baseband IQ diagram (<imgref opt_bbiq>).\\ <imgcaption opt_bbiq|Centerig ƒ(opt) on reference frequency (Baseband IQ optimization)> 
-{{ :ffc:locking_electronics:fopt_1_no-lock.png?800 |}}</imgcaption>\\ 
-  - Press the “Lock” button (<imgref fopt_lock>). If ƒ<sub>opt</sub> doesn’t lock, change the VCO sign to the opposite polarity and try again. If the system continues to not lock, lower the K<sub>p</sub> value.<imgcaption fopt_lock|Locking ƒ(opt)>{{ :ffc:locking_electronics:fopt_2_locked.png?800 |}}</imgcaption>\\  
-  - Adjust PID settings (bottom middle of <imgref fopt_lock>) accordingly to lower the integrated phase noise of each parameter (f<sub>CEO</sub> and f<sub>opt</sub>). The default settings provided in the software are a good place to start but tweaking the values can often improve performance. 
- 
- 
-====External Clock==== 
-The external clock input (#5 on the [[ffc:locking_electronics:rpm-100#Front Panel|Front Panel Diagram]]) is used to feed an external reference clock, which can be used to clock the SLICE-FPGA-IIs ADCs and generate the 10MHz reference signal which is normally generated with the internal oscillator. For example, the SLICE-FPGA-II can be clocked with an external reference, or the f<sub>REP</sub> signal from the FFC-100. To use this feature, it is necessary to first specify the input frequency in the settings menu of the software provided with the SLICE-FPGA-II, under the "Target ExtClk Freq" box. Pressing ENTER after giving a value will apply the new clock settings. 
- 
-<imgcaption settings|The settings screen of the SLICE-FPGA-II>{{ :ffc:locking_electronics:settings.png?800 |}}</imgcaption> 
- 
-The SLICE-FPGA-II will attempt to use the specified frequency, however, due to the limitations of the FPGA's Peak Locked Loop hardware, certain frequencies work better than others. For example, frequencies such as 25MHz, 50MHz, 75MHz, 100MHz, 125MHz, or 200MHz will result in exact clocking and a clean 10MHz output signal. Unusual frequencies such as 42.3MHz cannot be used to produce a precise ADC clock or 10MHz reference. 
-=====Troubleshooting===== 
-====Overview==== 
-In many cases, all that is necessary to get up-and-running with the SLICE-FPGA-II is to install the correct WinPython distribution, and run the provided GUI software using the WinPython Spyder environment. 
-If you are unable to connect the GUI to the SLICE-FPGA-II, follow the below instructions to eliminate possible causes of failure. 
- 
-====Ethernet Controller IP Configuration==== 
-Whatever ethernet port you use to control the SLICE-FPGA-II, it is necessary that your computer identifies itself on this Ethernet port with a fixed IP address in the **192.168.0.x subnet**.  Sometimes a computer’s default settings do not fit this requirement. 
-From the Windows Control Panel, click through: 
-Network and Internet --> Network and Sharing Center --> Change adapter settings 
- 
-You will see a number of network adapters listed.  You should see one of the network adapters change state when you connect the powered-on SLICE-FPGA-II to your PC via the ethernet cable, as shown below: 
- 
-{{ :ffc:locking_electronics:ethernet.png?400 |}} 
- 
-Watch for this change to identify the correct network adapter. 
-  * Right-click on the adapter, and click **Properties**. 
-  * From the screen that appears, click on “Internet Protocol Version 4 (TCP/IPv4)” and then click Properties. 
- 
-<imgcaption p2|The Adapter Properties screen, with the IPv4 Settings highlighted>{{ :ffc:locking_electronics:picture2.png?400 |}}</imgcaption> 
- 
-  *In the IPv4 Properties Page, select the bubble next to “Use the following IP address:”, and fill in the IP Address to be **192.168.0.xxx**, where **xxx** is an integer from 0 to 255, and not **150**, as that is the address used by the SLICE-FPGA-II.  In this example, we used 196. 
- 
-<imgcaption p3| The IPv4 Properties page, with the IP Address and Subnet Mask filled in.>{{ :ffc:locking_electronics:picture3.png?400 |}}</imgcaption> 
- 
-The Subnet Mask will default to 255.255.255.0, which is fine. 
- 
-**NOTE:** If you use this same Ethernet port to connect to another network, these configuration changes could result in connectivity problems with that network.  If this poses a problem for you, consider buying a USB-to-Ethernet adapter, and configuring just that adapter for use with the SLICE-FPGA-II. 
- 
-====Windows Firewall Rules==== 
-If you continue to have trouble connecting to the SLICE-FPGA-II, it’s possible that your firewall settings are blocking communications with the device. 
-From the Windows Control Panel, click on 
-System and Security --> Windows Defender Firewall --> Advanced Settings 
-to open up the **Windows Defender Firewall with Advanced Security** manager application. 
-In the left panel of the program, click “Inbound Rules.” Then, in the right-hand panel of the program, click “New Rule…” 
-Use the “New Inbound Rule Wizard” to create a new rule to the following specifications: 
-  * Rule Type: **Program** 
-  * Program: **[WINPYTHON INSTALL DIRECTORY]\WinPython-64bit-3.6.1.0Qt5\python-3.6.1.amd64\python.exe** 
-  * Action: **Allow the connection** 
-  * Profile: **Domain, Private, and Public** 
-  * Name: **Red Pitaya WinPython** (or another name of your choice) 
- 
-In the left-hand panel, click “Outbound Rules”, and then click “New Rule…”. 
-Repeat the above Rule creation steps to create a rule that allows outgoing packets from the WinPython directory’s “python.exe” file. 
-Finally, ensure that the aforementioned python.exe file is not being restricted by any other firewall rules. 
-